본문 바로 가기

로고

국내 최대 기계 및 로봇 연구정보
통합검색 화살표
  • Dimension 1200es (3D프린터)
  • 기술보고서

    기술보고서 게시판 내용
    타이틀 Silicon Wafer-Scale Substrate for Microshutters and Detector Arrays
    저자 Jhabvala, Murzy;; Franz, David E.;; Ewin, Audrey J.;; Jhabvala, Christine;; Babu, Sachi;; Snodgrass, Stephen;; Costen, Nicholas;; Zincke, Christian
    Keyword FABRICATION;; WAFERS;; SUBSTRATES;; DETECTORS;; SILICON;; TECHNOLOGIES;; INTEGRATED CIRCUITS;; POLYCRYSTALS;; CIRCUIT BOARDS;; JAMES WEBB SPACE TELESCOPE;; APERTURES;; RESISTORS;; MICROELECTROMECHANICAL SYSTEMS;; THIN FILMS;; CRACK PROPAGATION;;
    URL http://hdl.handle.net/2060/20090032149
    보고서번호 GSC- 15665-1
    발행년도 2009
    출처 NTRS (NASA Technical Report Server)
    ABSTRACT The silicon substrate carrier was created so that a large-area array (in this case 62,000 elements of a microshutter array) and a variety of discrete passive and active devices could be mounted on a single board, similar to a printed circuit board. However, the density and number of interconnects far exceeds the capabilities of printed circuit board technology. To overcome this hurdle, a method was developed to fabricate this carrier out of silicon and implement silicon integrated circuit (IC) technology. This method achieves a large number of high-density metal interconnects;; a 100-percent yield over a 6-in. (approximately equal to 15-cm) diameter wafer (one unit per wafer); a rigid, thermally compatible structure (all components and operating conditions) to cryogenic temperatures;; re-workability and component replaceability, if required;; and the ability to precisely cut large-area holes through the substrate. A method that would employ indium bump technology along with wafer-scale integration onto a silicon carrier was also developed. By establishing a silicon-based version of a printed circuit board, the objectives could be met with one solution. The silicon substrate would be 2 mm thick to survive the environmental loads of a launch. More than 2,300 metal traces and over 1,500 individual wire bonds are required. To mate the microshutter array to the silicon substrate, more than 10,000 indium bumps are required. A window was cut in the substrate to allow the light signal to pass through the substrate and reach the microshutter array. The substrate was also the receptacle for multiple unpackaged IC die wire-bonded directly to the substrate (thus conserving space over conventionally packaged die). Unique features of this technology include the implementation of a 2-mmthick silicon wafer to withstand extreme mechanical loads (from a rocket launch); integrated polysilicon resistor heaters directly on the substrate;; the precise formation of an open aperture (approximately equal to 3x3cm) without any crack propagation;; implementation of IR transmission blocking techniques;; and compatibility with indium bump bonding. Although designed for the microshutter arrays for the NIRSpec instrument on the James Webb Space Telescope, these substrates can be linked to microshutter applications in the photomask generation and stepper equipment used to make ICs and microelectromechanical system (MEMS) devices.

    서브 사이드

    서브 우측상단1